
eUSCI_A UART Registers
Table 18-8. UCAxCTLW0 Register Description (continued)
Bit
Field
Type
Reset
Description
3
UCDORM
RW
0h
Dormant. Puts eUSCI_A into sleep mode.
0b = Not dormant. All received characters set UCRXIFG.
1b = Dormant. Only characters that are preceded by an idle-line or with address
bit set UCRXIFG. In UART mode with automatic baud-rate detection, only the
combination of a break and synch field sets UCRXIFG.
2
UCTXADDR
RW
0h
Transmit address. Next frame to be transmitted is marked as address, depending
on the selected multiprocessor mode.
0b = Next frame transmitted is data.
1b = Next frame transmitted is an address.
1
UCTXBRK
RW
0h
Transmit break. Transmits a break with the next write to the transmit buffer. In
UART mode with automatic baud-rate detection, 055h must be written into
UCAxTXBUF to generate the required break/synch fields. Otherwise, 0h must be
written into the transmit buffer.
0b = Next frame transmitted is not a break.
1b = Next frame transmitted is a break or a break/synch.
0
UCSWRST
RW
1h
Software reset enable
0b = Disabled. eUSCI_A reset released for operation.
1b = Enabled. eUSCI_A logic held in reset state.
18.4.2 UCAxCTLW1 Register
eUSCI_Ax Control Word Register 1
Figure 18-13. UCAxCTLW1 Register
15
14
13
12
11
10
9
8
Reserved
r-0
r-0
r-0
r-0
r-0
r-0
r-0
r-0
7
6
5
4
3
2
1
0
Reserved
UCGLITx
r-0
r-0
r-0
r-0
r-0
r-0
rw-1
rw-1
Table 18-9. UCAxCTLW1 Register Description
Bit
Field
Type
Reset
Description
15-2
Reserved
R
0h
Reserved
1-0
UCGLITx
RW
3h
Deglitch time
00b = Approximately 2 ns
01b = Approximately 50 ns
10b = Approximately 100 ns
11b = Approximately 200 ns
496
Enhanced Universal Serial Communication Interface (eUSCI) – UART Mode
SLAU272C – May 2011 – Revised November 2013
Copyright © 2011–2013, Texas Instruments Incorporated