
SFR Registers
Table 1-13. SFRIFG1 Register Description (continued)
Bit
Field
Type
Reset
Description
0
WDTIFG
RW
0h
Watchdog timer interrupt flag. In watchdog mode, WDTIFG clears itself upon a
watchdog timeout event. The SYSRSTIV can be read to determine if the reset
was caused by a watchdog timeout event. In interval mode, WDTIFG is reset
automatically by servicing the interrupt, or can be reset by software. Because
other bits in SFRIFG1 may be used for other modules, it is recommended to set
or clear WDTIFG by using BIS.B or BIC.B instructions, rather than MOV.B or
CLR.B instructions.
0b = No interrupt pending
1b = Interrupt pending
52
System Resets, Interrupts, and Operating Modes, System Control Module
SLAU272C – May 2011 – Revised November 2013
(SYS)
Copyright © 2011–2013, Texas Instruments Incorporated