
MCLK
Master Clock
MDB
Memory Data Bus
MSB
Most-Significant Bit
MSD
Most-Significant Digit
NMI
(Non)-Maskable Interrupt; also split to UNMI and SNMI
PC
Program Counter
PM
Power Mode
POR
Power-On Reset
PUC
Power-Up Clear
RAM
Random Access Memory
SCG
System Clock Generator
SFR
Special Function Register
SMCLK
Sub-System Master Clock
SNMI
System NMI
SP
Stack Pointer
SR
Status Register
src
Source
TOS
Top of stack
UNMI
User NMI
WDT
Watchdog Timer
z16
16-bit address space
Register Bit Conventions
Each register is shown with a key indicating the accessibility of the each individual bit, and the initial
condition:
Register Bit Accessibility and Initial Condition
Key
Bit Accessibility
rw
Read/write
r
Read only
r0
Read as 0
r1
Read as 1
w
Write only
w0
Write as 0
w1
Write as 1
(w)
No register bit implemented; writing a 1 results in a pulse. The register bit is always read as 0.
h0
Cleared by hardware
h1
Set by hardware
-0,-1
Condition after PUC
-(0),-(1)
Condition after POR
-[0],-[1]
Condition after BOR
-{0},-{1}
Condition after Brownout
25
SLAU272C – May 2011 – Revised November 2013
Read This First
Copyright © 2011–2013, Texas Instruments Incorporated