
DMA Registers
7.3.4 DMACTL3 Register
DMA Control 3 Register
Figure 7-9. DMACTL3 Register
15
14
13
12
11
10
9
8
Reserved
DMA7TSEL
r0
r0
r0
rw-(0)
rw-(0)
rw-(0)
rw-(0)
rw-(0)
7
6
5
4
3
2
1
0
Reserved
DMA6TSEL
r0
r0
r0
rw-(0)
rw-(0)
rw-(0)
rw-(0)
rw-(0)
Table 7-8. DMACTL3 Register Description
Bit
Field
Type
Reset
Description
15-13
Reserved
R
0h
Reserved. Always reads as 0.
12-8
DMA7TSEL
RW
0h
DMA trigger select. These bits select the DMA transfer trigger. See the device-
specific data sheet for number of channels and trigger assignment.
00000b = DMA7TRIG0
00001b = DMA7TRIG1
00010b = DMA7TRIG2
⋮
11110b = DMA7TRIG30
11111b = DMA7TRIG31
7-5
Reserved
R
0h
Reserved. Always reads as 0.
4-0
DMA6TSEL
RW
0h
DMA trigger select. These bits select the DMA transfer trigger. See the device-
specific data sheet for number of channels and trigger assignment.
00000b = DMA6TRIG0
00001b = DMA6TRIG1
00010b = DMA6TRIG2
⋮
11110b = DMA6TRIG30
11111b = DMA6TRIG31
284
DMA Controller
SLAU272C – May 2011 – Revised November 2013
Copyright © 2011–2013, Texas Instruments Incorporated