
FRCTL Registers
5.7.2 GCCTL0 Register
General Control Register 0
Figure 5-3. GCCTL0 Register
15
14
13
12
11
10
9
8
Reserved
r-0
r-0
r-0
r-0
r-0
r-0
r-0
r-0
7
6
5
4
3
2
1
0
UBDRSTEN
UBDIEN
CBDIEN
Reserved
ACCTEIE
Reserved
rw-[0]
rw-[0]
rw-[0]
r-0
rw-[0]
r-0
r-0
r-0
Table 5-4. GCCTL0 Register Description
Bit
Field
Type
Reset
Description
15-8
Reserved
R
0h
Reserved. Always reads as 0.
7
UBDRSTEN
RW
0h
Enable power up clear (PUC) reset if FRAM uncorrectable bit error detected.
The bits UBDRSTEN and UBDIEN are mutually exclusive and are not allowed to
be set simultaneously. Only one error handling can be selected at one time.
0b = PUC not initiated on uncorrectable bit detection flag.
1b = PUC initiated on uncorrectable bit detection flag. Generates vector in
SYSRSTIV.
6
UBDIEN
RW
0h
Enable NMI event if uncorrectable bit error detected.
The bits UBDRSTEN and UBDIEN are mutually exclusive and are not allowed to
be set simultaneously. Only one error handling can be selected at one time.
0b = Uncorrectable bit detection interrupt disabled.
1b = Uncorrectable bit detection interrupt enabled. Generates vector in
SYSSNIV.
5
CBDIEN
RW
0h
Enable NMI event if correctable bit error detected.
0b = Correctable bit detection interrupt disabled.
1b = Correctable bit detection interrupt enabled. Generates vector in SYSSNIV.
4
Reserved
R
0h
Reserved. Always reads as 0.
3
ACCTEIE
RW
0h
Enable NMI event if Access time error occurs.
0b = Access violation interrupt disabled
1b = Access violation interrupt enabled
2-0
Reserved
R
0h
Reserved. Always reads as 0.
249
SLAU272C – May 2011 – Revised November 2013
FRAM Controller (FRCTL)
Copyright © 2011–2013, Texas Instruments Incorporated