
PMM Registers
2.3.1 PMMCTL0 Register
Power Management Module Control Register 0
Figure 2-4. PMMCTL0 Register
15
14
13
12
11
10
9
8
PMMPW
rw-1
rw-0
rw-0
rw-1
rw-0
rw-1
rw-1
rw-0
7
6
5
4
3
2
1
0
Reserved
SVSHE
SVSLE
PMMREGOFF
PMMSWPOR
PMMSWBOR
Reserved
Reserved
r0
rw-[1]
rw-[1]
rw-[0]
rw-(0)
rw-[0]
r0
rw-{0}
Table 2-2. PMMCTL0 Register Description
Bit
Field
Type
Reset
Description
15-8
PMMPW
RW
96h
PMM password. Always read as 096h. When using word operations, must be
written with 0A5h or a PUC is generated. When using byte operation, writing
0A5h unlocks all PMM registers. When using byte operation, writing anything
different than 0A5h locks all PMM registers.
7
Reserved
R
0h
Reserved. Always reads as 0.
6
SVSHE
RW
1h
High-side SVS enable
0b = High-side SVS (SVSH) is disabled in LPM4.5. SVSH is always enabled in
active mode and LPM0, LPM1, LPM2, LPM3, LPM4, and LPM3.5.
1b = SVSH is always enabled.
5
SVSLE
RW
1h
Low-side SVS enable
0b = Low-side SVS (SVSL) is disabled in low-power modes. SVSL is always
enabled in active mode and LPM0.
1b = SVSL is enabled in LPM0, LPM1, and LPM2. SVSL is always enabled in
AM and always disabled in LPM3, LPM4, LPM3.5, and LPM4.5.
4
PMMREGOFF
RW
0h
Regulator off
0b = Regulator remains on when going into LPM3 or LPM4
1b = Regulator is turned off when going to LPM3 or LPM4. System enters
LPM3.5 or LPM4.5, respectively.
3
PMMSWPOR
RW
0h
Software POR. Setting this bit to 1 triggers a POR. This bit is self clearing.
2
PMMSWBOR
RW
0h
Software brownout reset. Setting this bit to 1 triggers a BOR. This bit is self
clearing.
1
Reserved
R
0h
Reserved. Always reads as 0.
0
Reserved
RW
0h
Reserved. Must always be written as 0.
67
SLAU272C – May 2011 – Revised November 2013
Power Management Module and Supply Voltage Supervisor
Copyright © 2011–2013, Texas Instruments Incorporated