
CS Registers
3.4.6 CSCTL5 Register
Clock System Control 5 Register
Figure 3-10. CSCTL5 Register
15
14
13
12
11
10
9
8
Reserved
r0
r0
0
r0
r0
r0
r0
r0
7
6
5
4
3
2
1
0
ENSTFCNT2
ENSTFCNT1
Reserved
XT2OFFG
(1)
XT1OFFG
rw-(1)
rw-(1)
r0
r0
r0
r0
rw-(0)
rw-(1)
(1)
On devices without XT2, this flag is read only zero.
Table 3-8. CSCTL5 Register Description
Bit
Field
Type
Reset
Description
15-8
Reserved
R
0h
Reserved. Always reads as 0.
7
ENSTFCNT2
RW
1h
Enable start counter for XT2 when available.
0b = Startup fault counter disabled. Counter is cleared.
1b = Startup fault counter enabled
6
ENSTFCNT1
RW
1h
Enable start counter for XT1.
0b = Startup fault counter disabled. Counter is cleared.
1b = Startup fault counter enabled
5-2
Reserved
R
0h
Reserved. Always reads as 0.
1
XT2OFFG
RW
0h
XT2 oscillator fault flag. If this bit is set, the OFIFG flag is also set. XT2OFFG is
set if a XT2 fault condition exists. XT2OFFG can be cleared by software. If the
XT2 fault condition still remains, XT2OFFG is set.
On devices without XT2, this flag is read-only zero.
0b = No fault condition occurred after the last reset.
1b = XT2 fault. An XT2 fault occurred after the last reset.
0
XT1OFFG
RW
1h
XT1 oscillator fault flag (LF mode). If this bit is set, the OFIFG flag is also set.
XT1OFFG is set if a XT1 fault condition exists. XT1OFFG can be cleared by
software. If the XT1 fault condition still remains, XT1OFFG is set.
0b = No fault condition occurred after the last reset.
1b = XT1 fault (LF mode or HF mode). A XT1 fault occurred after the last reset.
85
SLAU272C – May 2011 – Revised November 2013
Clock System (CS)
Copyright © 2011–2013, Texas Instruments Incorporated