
USB on-the-go full-speed (OTG_FS)
RM0008
830/1096
Doc ID 13902 Rev 12
Data FIFO (DFIFO) access register map
These registers, available in both host and device modes, are used to read or write the FIFO
space for a specific endpoint or a channel, in a given direction. If a host channel is of type
IN, the FIFO can only be read on the channel. Similarly, if a host channel is of type OUT, the
FIFO can only be written on the channel.
OTG_FS_DIEPCTLx
0x920
0x940
...
0xAE0
OTG_FS_DIEPINTx
0x908
OTG_FS_DIEPTSIZ0
0x910
OTG_FS device IN endpoint 0 transfer size register
(OTG_FS_DIEPTSIZ0) on page 881
OTG_FS_DTXFSTSx 0x918
OTG_FS_DIEPTSIZx
0x930
0x950
...
0xAF0
OTG_FS_DOEPCTL0
0xB00
OTG_FS device control OUT endpoint 0 control register
(OTG_FS_DOEPCTL0) on page 875
OTG_FS_DOEPCTLx
0xB20
0xB40
...
0xCC0
0xCE0
0xCFD
OTG_FS_DOEPINTx
0xB08
OTG_FS_DOEPTSIZx
0xB10
Table 200.
Device-mode control and status registers (continued)
Acronym
Offset
address
Register name