
Secure digital input/output interface (SDIO)
RM0008
592/1096
Doc ID 13902 Rev 12
22.9.12
SDIO interrupt clear register (SDIO_ICR)
Address offset: 0x38
Reset value: 0x0000 0000
The SDIO_ICR register is a write-only register. Writing a bit with 1b clears the
corresponding bit in the SDIO_STA Status register.
Bit 4
TXUNDERR:
Transmit FIFO underrun error
Bit 3
DTIMEOUT:
Data timeout
Bit 2
CTIMEOUT:
Command response timeout
The Command TimeOut period has a fixed value of 64 SDIO_CK clock periods.
Bit 1
DCRCFAIL:
Data block sent/received (CRC check failed)
Bit 0
CCRCFAIL:
Command response received (CRC check failed)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
CE
A
T
AENDC
S
D
IO
IT
C
Reserved
DBCKE
NDC
ST
BI
TE
R
R
C
D
A
T
AENDC
CMDSE
N
TC
CMDRENDC
RX
O
VERRC
TXUNDERRC
DTIMEOUTC
CTIMEOUTC
DCR
CF
AIL
C
CCR
CF
AIL
C
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
Bits 31:24
Reserved, always read as 0.
Bit 23
CEATAENDC:
CEATAEND flag clear bit
Set by software to clear the CEATAEND flag.
0: CEATAEND not cleared
1: CEATAEND cleared
Bit 22
SDIOITC:
SDIOIT flag clear bit
Set by software to clear the SDIOIT flag.
0: SDIOIT not cleared
1: SDIOIT cleared
Bits 21:11
Reserved, always read as 0.
Bit 10
DBCKENDC:
DBCKEND flag clear bit
Set by software to clear the DBCKEND flag.
0: DBCKEND not cleared
1: DBCKEND cleared
Bit 9
STBITERRC:
STBITERR flag clear bit
Set by software to clear the STBITERR flag.
0: STBITERR not cleared
1: STBITERR cleared
Bit 8
DATAENDC:
DATAEND flag clear bit
Set by software to clear the DATAEND flag.
0: DATAEND not cleared
1: DATAEND cleared