
RM0008
List of figures
Doc ID 13902 Rev 12
33/1096
DMA block diagram in low-, medium- high- and XL-density devices . . . . . . . . . . . . . . . . 265
Counter timing diagram, update event when ARPE=0 (TIMx_ARR not preloaded) . . . . . 286
Counter timing diagram, internal clock divided by 1, TIMx_ARR = 0x6 . . . . . . . . . . . . . . 290
Counter timing diagram, internal clock divided by 4, TIMx_ARR=0x36 . . . . . . . . . . . . . . 291
Counter timing diagram, update event with ARPE=1 (counter underflow) . . . . . . . . . . . . 292
Counter timing diagram, Update event with ARPE=1 (counter overflow) . . . . . . . . . . . . . 292
Update rate examples depending on mode and TIMx_RCR register settings . . . . . . . . . 293