
Flexible static memory controller (FSMC)
RM0008
516/1096
Doc ID 13902 Rev 12
During wait-state insertion via the NWAIT signal, the controller continues to send clock
pulses to the memory, keeping the chip select and output enable signals valid, and does not
consider the data valid.
There are two timing configurations for the NOR Flash NWAIT signal in burst mode:
●
Flash memory asserts the NWAIT signal one data cycle before the wait state (default
after reset)
●
Flash memory asserts the NWAIT signal during the wait state
These two NOR Flash wait state configurations are supported by the FSMC, individually for
each chip select, thanks to the WAITCFG bit in the FSMC_BCRx registers (x = 0..3).
Figure 201. Wait configurations
Addr[15:0]
d
a
t
a
d
a
t
a
a
ddr[25:16]
Memory tr
a
n
sa
ction =
bu
r
s
t of 4 h
a
lf word
s
HCLK
CLK
A[25:16]
NADV
NWAIT
(WAITCFG = 1)
A/D[15:0]
in
s
erted w
a
it
s
t
a
te
d
a
t
a
NWAIT
(WAITCFG = 0)
a
i1579
8