Si5345-44-42-D-RM
162
Rev. 1.0
Si5344
The loop M divider values are calculated by ClockBuilder Pro for a particular frequency plan and are written into
these registers.
Register 0x0515-0x051B M Divider Numerator, 56-bits
Reg Address
Bit Field
Type
Name
Description
0x0515
7:0
R/W
M_NUM 56-bit
Number
0x0516
15:8
R/W
M_NUM
0x0517
23:16
R/W
M_NUM
0x0518
31:24
R/W
M_NUM
0x0519
39:32
R/W
M_NUM
0x051A
47:40
R/W
M_NUM
0x051B
55:48
R/W
M_NUM
Register 0x051C-0x051F M Divider Denominator, 32-bits
Reg Address
Bit Field
Type
Name
Description
0x051C
7:0
R/W
M_DEN 32-bit
Number
0x051E
15:8
R/W
M_DEN
0x051E
23:16
R/W
M_DEN
0x051F
31:24
R/W
M_DEN
Register 0x0520 M Divider Update Bit
Reg Address
Bit Field
Type
Name
Description
0x0520
0
R/W
M_UPDATE
Set this bit to update the M divider.
Register 0x0521 DSPLL B M Divider Fractional Enable
Reg Address
Bit Field
Type
Setting Name
Description
0x0521
3:0
R/W
M_FRAC_MODE_PLLB M feedback divider fractional mode.
Must be set to 0xB for proper operation.
0x0521
4
R/W
M_FRAC_EN_PLLB
M feedback divider fractional enable.
0: Integer-only division
1: Fractional (or integer) division - Required
for DCO operation.
0x0521
5
R/W
Reserved
Must be set to 1 for DSPLL B