Si5345-44-42-D-RM
Rev. 1.0
5
L
IST
OF
F
IGURES
Figure
Page
Figure 1. Block Diagram Si5345/44/42 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10
Figure 2. Si5342 DSPLL and Multisynth System Flow Diagram . . . . . . . . . . . . . . . . . . . . . . . 11
Figure 3. Modes of Operation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14
Figure 4. Si5345/44/42 Memory Configuration . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15
Figure 5. Initialization from Hard Reset and Soft Reset . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15
Figure 6. Programmable Holdover Window . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18
Figure 7. Input Termination for Standard and Pulsed CMOS Inputs. . . . . . . . . . . . . . . . . . . . 23
Figure 8. Generating an Averaged Non Gapped Output Frequency from a Gapped Input. . . 26
Figure 9. Si5342/44/45 Fault Monitors . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 26
Figure 10. LOS Status Indicators . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 27
Figure 11. OOF Status Indicator . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 28
Figure 12. Example of Precise OOF Monitor Assertion and De-assertion Triggers . . . . . . . . 28
Figure 13. LOL Status Indicators. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 30
Figure 14. LOL Set and Clear Thresholds. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 30
Figure 15. Interrupt Pin Source Masking Options . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 32
Figure 16. MultiSynth to Output Driver Crosspoint . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 33
Figure 17. Supported Differential Output Terminations. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 37
Figure 18. Vpp_se and Vpp_diff . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 37
Figure 19. LVCMOS Output Terminations . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 39
Figure 20. Example of Independently-Configurable Path Delays . . . . . . . . . . . . . . . . . . . . . . 45
Figure 21. Si5345 Zero Delay Mode Set-up . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 47
Figure 22. DCO with FINC/FDEC Pins or Bits . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 50
Figure 23. I2C/SPI Device Connectivity Configurations . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 52
Figure 24. I2C Configuration . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 53
Figure 25. 7-bit I2C Slave Address Bit-Configuration . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 53
Figure 26. I2C Write Operation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 54
Figure 27. I2C Read Operation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 54
Figure 28. SPI Interface Connections . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 55
Figure 29. Example Writing Three Data Bytes Using the Write Commands . . . . . . . . . . . . . . 56
Figure 30. Example of Reading Three Data Bytes Using the Read Commands. . . . . . . . . . . 57
Figure 31. SPI “Set Address” Command Timing . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 57
Figure 32. SPI “Write Data” and “Write Data+ Address Increment” Instruction Timing. . . . . . 58
Figure 33. SPI “Read Data” and “Read Data + Address Increment” Instruction Timing . . . . . 59
Figure 34. SPI “Burst Data Write” Instruction Timing . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 59
Figure 35. Crystal Resonator and External Reference Clock Connection Options . . . . . . . . . 61
Figure 36. Clipped Sine Wave TCXO Output . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 62
Figure 37. CMOS TCXO Output . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 62
Figure 38. Maximum ESR vs. C0 for 25 MHz Crystal . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 65
Figure 39. Maximum ESR vs. C0 for 48–54 MHz Crystal . . . . . . . . . . . . . . . . . . . . . . . . . . . . 65
Figure 40. 64-pin Si5345 Crystal Layout Recommendations Top Layer (Layer 1) . . . . . . . . . 69
Figure 41. Zoom View Crystal Shield Layer, Below the Top Layer (Layer 2) . . . . . . . . . . . . . 69