Si5345-44-42-D-RM
Si5344
Rev. 1.0
159
Nx_DELAY[15:0] is a 2s complement number that sets the output delay of MultiSynthx.
The delay in seconds is Nx_DELAY/(256 x Fvco) where Fvco is the VCO frequency in Hz. The maximum positive
and negative delay is ±(2
15
–1)/(256 x Fvco). ClockBuilder Pro calculates the correct value for this register.
Changing any of the Nx_DELAY values requires a SOFT_RST, a HARD_RST, or a power up sequence.
Nx_DELAY[15:0] is a 2s complement number that sets the output delay of MultiSynthx.
The delay in seconds is Nx_DELAY/(256 x Fvco) where Fvco is the VCO frequency in Hz. The maximum positive
and negative delay is ±(2
15
–1)/(256 x Fvco). ClockBuilder Pro calculates the correct value for this register.
Register 0x0359–0x35A N0 Delay Control
Reg Address
Bit Field
Type
Name
Description
0x0359
7:0
R/W
N0_DELAY[7:0]
Lower byte of N0_DELAY[15:0]
0x035A
7:0
R/W
N0_DELAY[15:8]
Upper byte of N0_DELAY[15:0]
Register 0x035B-0x035C Divider N1 Delay Control
Reg Address
Bit Field
Type
Name
Description
0x35B
7:0
R/W
N1_DELAY[7:0]
Lower byte of N1_DELAY[15:0]
0x35C
7:0
R/W
N1_DELAY[15:8]
Upper byte of N1_DELAY[15:0]
Register 0x035D-0x035E Divider N2 Delay Control
Reg Address
Bit Field
Type
Name
Description
0x35D
7:0
R/W
N2_DELAY[7:0]
Lower byte of N2_DELAY[15:0]
0x35E
7:0
R/W
N2_DELAY[15:8]
Upper byte of N2_DELAY[15:0]
Register 0x035F-0x0360 Divider N3 Delay Control
Reg Address
Bit Field
Type
Name
Description
0x35F
7:0
R/W
N3_DELAY[7:0]
Lower byte of N3_DELAY[15:0]
0x360
7:0
R/W
N3_DELAY[15:8]
Upper byte of N3_DELAY[15:0]