Si5345-44-42-D-RM
192
Rev. 1.0
Si5342
See the settings and values from Table 26, “Settings for LVDS, LVPECL, and HCSL,” on page 42 for details of the
settings. ClockBuilder Pro is used to select the correct settings for this register.
Register 0x0114 Output 0 Swing and Amplitude
Reg Address
Bit Field
Type
Name
Description
0x0114
3:0
R/W
OUT0_CM
Output common mode voltage adjustment
Programmable swing mode with normal swing configu-
ration:
Step size = 100 mV
Range = 0.9 V to 2.3 V if VDDO = 3.3 V
Range = 0.6 V to 1.5V if VDDO=2.5 V
Range = 0.5 V to 0.9V if VDDO=1.8 V
Programmable swing mode with high0 swing configu-
ration:
Step size = 100 mV
Range = 0.9 V to 2.3 V if VDDO = 3.3 V
Range = 0.6 V to 1.5 V if VDDO = 2.5 V
Range = 0.5 V to 0.9 V if VDDO = 1.8 V
Rail-to-rail swing Mode configuration:
No flexibility
DRV0_CM = 6 if VDDO = 3.3 V (Vcm = 1.5 V)
DRV0_CM = 10 if VDDO = 2.5 V (Vcm = 1.1 V)
DRV0_CM = 13 if VDDO = 1.8 V (Vcm = 0.8 V)
LVCMOS mode:
Not supported/No effect
0x0114
6:4
R/W
OUT0_AMPL
Output swing adjustment
Programmable swing mode with normal swing configu-
ration:
Step size = 100 mV
Range = 100 mVpp-se to 800 mVpp-se
Programmable swing mode with high swing configura-
tion:
Step size = 200 mV
Range = 200 mVpp-se to 1600 mVpp-se
Rail-to-rail swing mode:
Not supported/No effect
LVCMOS mode:
Not supported/No effect