Si5345-44-42-D-RM
50
Rev. 1.0
Figure 22. DCO with FINC/FDEC Pins or Bits
0x0339
N0_FSTEP_MASK
Frequency
Step Word
+
-
0x033B – 0x0340
SDA/SDIO
A1/SDO
SCLK
A0/CS
I2C_SEL
SPI/
I
2
C
Si5345
Multi
Synth
÷ N
n0
N
d0
t
0
0x0339
N1_FSTEP_MASK
Frequency
Step Word
+
-
0x0341 – 0x0346
Multi
Synth
÷ N
n1
N
d1
t
1
FD
EC
FI
N
C
0x001D
FDEC
FINC
0x0339
N2_FSTEP_MASK
Frequency
Step Word
+
-
0x0347 – 0x034C
Multi
Synth
÷ N
n2
N
d2
t
2
0x0339
N3_FSTEP_MASK
Frequency
Step Word
+
-
0x034D – 0x0352
Multi
Synth
÷ N
n3
N
d3
t
3
Frequency
Step Word
+
-
0x0339
N4_FSTEP_MASK
0x0353 – 0x0358
Multi
Synth
÷ N
n4
N
d4
t
4