Si5345-44-42-D-RM
10
Rev. 1.0
Figure 1. Block Diagram Si5345/44/42
2.3. Available Software Tools and Support
ClockBuilder Pro
is a software tool that is used for the Si5345/44/42 family and other product families, capable of
configuring the timing chip in an intuitive, easy-to-use, step-by-step process. The software abstracts the details
from the user to allow focus on the high level input and output configuration, making it intuitive to understand and
configure for the end application. The software walks the user through each step, with explanations about each
configuration step in the process to explain the different options available. The software will restrict the user from
entering an invalid combination of selections. The final configuration settings can be saved, written to a device or
written to the EVB and a custom part number can be created. This is all done with one software tool. ClockBuilder
Pro integrates all the data sheets, application notes and information that might be helpful in one environment. It is
intended that customers will use the software tool for the proper configuration of the device. Register map
descriptions given in the document should not be the only source of information for programming the device. The
complexity of the algorithms is embedded in the software tool.
Si5345/44/42
IN_SEL[1:0]
DSPLL
LPF
PD
Optional
External
Feedback
VD
D
VDDA
3
OUT2
VDDO2
OUT2
VDDO3
VDDO0
OUT0
OUT0
÷R
2
OUT3
OUT3
÷R
3
OUT1
VDDO1
OUT1
÷R
1
OUT5
VDDO5
OUT5
VDDO6
÷R
5
OUT6
OUT6
÷R
6
OUT4
VDDO4
OUT4
÷R
4
OUT7
VDDO7
OUT7
VDDO8
÷R
7
OUT8
OUT8
÷R
8
÷R
0
INTR
Multi
Synth
÷ N
0n
N
0d
Multi
Synth
Multi
Synth
Multi
Synth
÷ N
2n
N
2d
÷ N
3n
N
3d
÷ N
4n
N
4d
Multi
Synth
÷ N
1n
N
1d
t
0
t
1
t
2
t
3
t
4
IN0
IN0
IN1
IN1
÷ P
0n
P
0d
÷ P
1n
P
1d
IN2
IN2
IN3/FB_IN
IN3/FB_IN
÷ P
3n
P
3d
÷ P
2n
P
2d
OUT9
OUT9
÷R
9
VDDO9
RS
T
OE
FD
EC
FI
N
C
÷
M
n
M
d
SDA/SDIO
A1/SDO
SCLK
A0/CS
I2C_SEL
NVM
LOL
48-54MHz XTAL
or REFCLK
OSC
XB
XA
÷
PXAXB
Si534
2
Si53
44
Si5345
SPI/
I
2
C
Status
Monitors