Si5345-44-42-D-RM
48
Rev. 1.0
Table 32. Zero Delay Mode Registers
Register Name
Hex Address
[Bit Field]
Function
ZDM_EN
0x0487[0]
0: Disable zero delay mode.
1: Enable zero delay mode.
ZDM_IN_SEL
0x0487[2:1]
Selects (normal feedback IN0-IN3) by creating an external feedback
through FB_IN (zero delay mode).
ZDM_AUTOSW_EN
0x0487[4]
0: Automatic switching disabled for zero-delay mode
1: Automatic input switching enabled and input clock selection governed
by automatic input switching engine
Table 33. Input Clock Selection in Zero Delay Mode
ZDM_AUTO_SW_EN
ZDM_EN
IN_SEL_REGCTRL
Input Clock Selection Governed by
0
0
0
IN_SEL[1:0] Pins
0
0
1
IN_SEL Register
0
1
0
IN_SEL[1:0] Pins
0
1
0
ZDM_IN_SEL Register
1
X
X
Input clock selection governed by automatic input
switching engine (see Section “5.1.2. Automatic
Input Selection”)