Si5345-44-42-D-RM
Si5344
Rev. 1.0
133
These are the interrupt mask bits for the fault flags in register 0x0011. If a mask bit is set, the alarm will be blocked
from causing an interrupt.
Note:
Bit 1 corresponds to XAXB LOS from asserting the interrupt (INTR) pin.
These are the interrupt mask bits for the OOF and LOS flags in register 0x0012.
Input 0 (IN0) corresponds to LOS_INTR_MSK 0x0018 [0], OOF_INTR_MSK 0x0018 [4]
Input 1 (IN1) corresponds to LOS_INTR_MSK 0x0018 [1], OOF_INTR_MSK 0x0018 [5]
Input 2 (IN2) corresponds to LOS_INTR_MSK 0x0018 [2], OOF_INTR_MSK 0x0018 [6]
Input 3 (IN3) corresponds to LOS_INTR_MSK 0x0018 [3], OOF_INTR_MSK 0x0018 [7]
These are the interrupt mask bits for the LOL and HOLD flags in register 0x0013. If a mask bit is set the alarm will
be blocked from causing an interrupt.
The interrupt mask for this bit flag bit corresponds to register 0x0014.
the error flags in register 0x0017. If a mask bit is set, the alarm will be blocked from causing an interrupt.
Register 0x0017 Status Flag Masks
Reg Address
Bit Field
Type
Name
Description
0x0017
0
R/W
SYSINCAL_INTR_MSK
1 to mask SYSINCAL_FLG from caus-
ing an interrupt
0x0017
1
R/W
LOSXAXB_FLG_MSK
1 to mask the LOSXAXB_FLG from
causing an interrupt
0x0017
5
R/W
SMBUS_TIMEOUT_INTR_MSK 1 to mask SMBUS_TIMEOUT_FLG
from the interrupt
Register 0x0018 OOF and LOS Masks
Reg Address
Bit Field
Type
Name
Description
0x0018
3:0
R/W
LOS_INTR_MSK
1 to mask the clock input LOS flag
0x0018
7:4
R/W
OOF_INTR_MSK
1 to mask the clock input OOF flag
Register 0x0019 Holdover and LOL Masks
Reg Address
Bit Field
Type
Name
Description
0x0019
1
R/W
LOL_INTR_MSK
1 to mask the clock input LOL flag
0x0019
5
R/W
HOLD_INTR_MSK
1 to mask the holdover flag
Register 0x001A PLL Calibration Interrupt Mask
Reg Address
Bit Field
Type
Name
Description
0x001A
5
R/W
CAL_INTR_MSK
1 to mask the DSPLL internal calibration
busy flag