Si5345-44-42-D-RM
154
Rev. 1.0
Si5344
The R dividers are at the output clocks and are purely integer division. The R1–R3 dividers follow the same format
as the R0 divider described above.
Register 0x023F MXAXB Update
Reg Address
Bit Field
Type
Setting Name
Description
0x023F
0
S/C
MXAXB_UPDATE
Set to 1 to update the MXAXB_NUM and
MXAXB_DEN values. A SOFT_RST may
also be used to update these values.
Register 0x0250-0x0252 R0 Divider
Reg Address
Bit Field
Type
Name
Description
0x0250
7:0
R/W
R0_REG
A 24 bit integer divide value
divide value = (1) x 2
To set R0 = 2, set OUT0_RDIV_FORCE2 = 1
and then the R0_REG value is irrelevant.
0x0251
15:8
R/W
R0_REG
0x0252
23:16
R/W
R0_REG
Table 53. Registers that Follow the R0_REG
Register Address
Description
Size
Same as Address
0x0253-0x0255F
R1_REG
24-bit Integer Number
0x0250-0x0252
0x025C-0x025E
R2_REG
24-bit Integer Number
0x0250-0x0252
0x025F-0x0261
R3_REG
24-bit Integer Number
0x0250-0x0252
Register 0x026B-0x0272 User Scratch Pad
Reg Address
Bit Field
Type
Name
Description
0x026B
7:0
R/W
DESIGN_ID0 ASCII
encoded string defined by
CBPro user, with user defined space
or null padding of unused characters.
A user will normally include a config-
uration ID + revision ID. For example,
“ULT.1A” with null character padding
sets:
DESIGN_ID0: 0x55
DESIGN_ID1: 0x4C
DESIGN_ID2: 0x54
DESIGN_ID3: 0x2E
DESIGN_ID4: 0x31
DESIGN_ID5: 0x41
DESIGN_ID6:0x 00
DESIGN_ID7: 0x00
0x026C
15:8
R/W
DESIGN_ID1
0x026D
23:16
R/W
DESIGN_ID2
0x026E
31:24
R/W
DESIGN_ID3
0x026F
39:32
R/W
DESIGN_ID4
0x0270
47:40
R/W
DESIGN_ID5
0x0271
55:48
R/W
DESIGN_ID6
0x0272
63:56
R/W
DESIGN_ID7