Si5345-44-42-D-RM
Si5345
Rev. 1.0
99
See the settings and values from Table 26, “Settings for LVDS, LVPECL, and HCSL,” on page 42 for details of the
settings. ClockBuilder Pro is used to select the correct settings for this register.
Each output can be configured to use Multisynth N0-N4 divider. The frequency for each N-divider is set in registers
0x0302–0x0337 for N0 to N4. Five different frequencies can be set in the N-dividers (N0–N4) and each of the 10
outputs can be configured to any of the five different frequencies.
The 10 output drivers are all identical. The single set of descriptions above for output driver 0 applies to the other 9
output drivers.
Register 0x010A Output 0 Swing and Amplitude
Reg Address
Bit Field
Type
Name
Description
0x010A
3:0
R/W
OUT0_CM
This field only applies when OUT0_FORMAT=1 or 2.
See Table 26, “Settings for LVDS, LVPECL, and
HCSL,” on page 42 and " Appendix A—Setting the Dif-
ferential Output Driver to Non-Standard Amplitudes" on
page 219 for details of the settings.
0x010A
6:4
R/W
OUT0_AMPL
This field only applies when OUT0_FORMAT=1, 2, or
3. See Table 12, “Hitless Switching Enable Bit,” on
page 24 and “ Appendix A—Setting the Differential
Output Driver to Non-Standard Amplitudes” for details
of the settings.
Register 0x010B R-Divider 0 Mux Selection
Reg Address
Bit Field
Type
Name
Description
0x010B
2:0
R/W
OUT0_MUX_SEL
Output driver 0 input mux select.This
selects the source of the multisynth.
0: N0
1: N1
2: N2
3: N3
4: N4
5: reserved
6: reserved
7: reserved
0x010B
3
R/W
OUT0_VDD_SEL_EN
1 = Enable OUT0_VDD_SEL
0x010B
5:4
R/W
OUT0_VDD_SEL
Must be set to the VDD0 voltage.
3 = reserved, 2 = 3.3 V, 1 = 2.5 V, 0 = 1.8 V
0x010B
7:6
R/W
OUT0_INV
CLK and CLK not inverted
CLK inverted
CLK and CLK inverted
CLK inverted