Si5345-44-42-D-RM
Si5342
Rev. 1.0
193
Each output can be configured to use Multisynth N0–N1 divider. The frequency for each N-divider is set in registers
0x0302–0x0316 for N0 to N1. Two different frequencies can be set in the N-dividers (N0–N1) and each of the 2
outputs can be configured to any of the 2 different frequencies.
The two output drivers are all identical. The single set of descriptions above for output driver 0 applies to the other
output driver.
Register 0x0115 R-Divider 0 Mux Selection
Reg Address
Bit Field
Type
Name
Description
0x0115
1:0
R/W
OUT0_MUX_SEL
Output driver 0 input mux select.This
selects the source of the multisynth.
0: N0
1: N1
2: reserved
3: reserved
4: reserved
5: reserved
6: reserved
7: reserved
0x0115
3
R/W
OUT0_VDD_SEL_EN
1 = Enable OUT0_VDD_SEL
0x0115
5:4
R/W
OUT0_VDD_SEL
Must be set to the VDD0 voltage.
3 = NA, 2 = 3.3V, 1 = 2.5V, 0 = 1.8 V
0x0115
7:6
R/W
OUT0_INV
CLK and CLK not inverted
CLK inverted
CLK and CLK inverted
CLK inverted
Table 56. Registers that Follow the Same Definition as Above
Register Address
Description
(Same as) Address
0x0117
Clock Output Driver 1 Config
0x0112
0x0118
Clock Output Driver 1 Format, Sync
0x0113
0x0119
Clock Output Driver 1 Ampl, CM
0x0114
0x011A
OUT1_MUX_SEL, OUT1_VDD_SEL_EN, OUT1_VDD_SEL,
OUT1_INV
0x0115
Register 0x013F-0x0140
Reg Address Bit Field Type
Setting Name
Description
0x013F
7:0
R/W
OUTX_ALWAYS_ON
0x0140
11:8
R/W
OUTX_ALWAYS_ON