Si5345-44-42-D-RM
46
Rev. 1.0
All phase delay values are restored to their default values after power-up, hard reset, or a reset using the RST pin.
Phase delay default values can be written to NVM allowing a custom phase offset configuration at power-up or
after power-on reset, or after a hardware reset using the RST pin.
6.6. Output Buffer Supply Voltage Selection
These power supply settings must match the actual VDDOx voltage so that the output driver operates properly.
Table 30. Output Delay Registers
Register Name
Hex Address [Bit Field]
Function
Si5345
Si5344
Si5342
N0_DELAY
0x0359[7:0]-
0x035A[7:0]
0x0359[7:0]-
0x035A[7:0]
0x0359[7:0]-
0x035A[7:0]
Configures path delay values for each N
divider. Each 16 bit number is 2s comple-
ment. The output delay is Nx_DELAY/(256
x Fvco) where Fvco is the frequency of the
VCO in Hz and the delay is in seconds.
Register values determined using Clock-
Builder Pro.
N1_DELAY
0x035B [7:0]-
0x035C[7:0]
0x035B [7:0]-
0x035C[7:0]
0x035B [7:0]-
0x035C[7:0]
N2_DELAY
0x035D[7:0]-
0x035E[7:0]
0x035D[7:0]-
0x035E[7:0]
—
N3_DELAY
0x035F[7:0]-
0x0360[7:0]
0x035F[7:0]-
0x0360[7:0]
—
N4_DELAY
0x0361[7:0]-
0x0362[7:0]
—
—
Table 31. OUTx VDD Settings
Setting Name
Description
OUTx_VDD_SEL_EN
These bits are set to 1 and should not be changed
OUTx_VDD_SEL
These bits are set by CBPro to match the expected VDDOx voltage.
0 = 1.8 V, 1 = 2.5 V, 2 = 3.3 V