Si5345-44-42-D-RM
Si5345
Rev. 1.0
107
The R dividers are at the output clocks and are purely integer division. The R1–R9 dividers follow the same format
as the R0 divider described above.
Register 0x023F MXAXB Update
Reg Address
Bit Field
Type
Setting Name
Description
0x023F
0
S/C
MXAXB_UPDATE
Set to 1 to update the MXAXB_NUM and
MXAXB_DEN values. A SOFT_RST may also
be used to update these values.
Register 0x024A-0x024C R0 Divider
Reg Address
Bit Field
Type
Name
Description
0x024A
7:0
R/W
R0_REG
A 24 bit integer output divider
divide value = (1) x 2
To set R0 = 2, set OUT0_RDIV_FORCE2 = 1
and then the R0_REG value is irrelevant.
0x024B
15:8
R/W
R0_REG
0x024C
23:16
R/W
R0_REG
Table 48. Registers that Follow the R0_REG
Register Address
Description
Size
Same as Address
0x024D-0x024F
R1_REG
24-bit Integer Number
0x024A-0x024C
0x0250-0x0252
R2_REG
24-bit Integer Number
0x024A-0x024C
0x0253-0x0255
R3_REG
24-bit Integer Number
0x024A-0x024C
0x0256-0x0258
R4_REG
24-bit Integer Number
0x024A-0x024C
0x0259-0x025B
R5_REG
24-bit Integer Number
0x024A-0x024C
0x025C-0x025E
R6_REG
24-bit Integer Number
0x024A-0x024C
0x025F-0x0261
R7_REG
24-bit Integer Number
0x024A-0x024C
0x0262-0x0264
R8_REG
24-bit Integer Number
0x024A-0x024C
0x0268-0x026A
R9_REG
24-bit Integer Number
0x024A-0x024C