S3C2500B
SERIAL I/O (HIGH-SPEED UART)
14-27
<RECEIVE>
<TRANSMIT>
HURXBUF
INT_RXD
RX DATA
INT_TXD
THE
TX DATA
Parity
Start
Data Bits (5-8)
Stop
(1-2)
Start
Parity
Data Bits (5-8)
Stop
(1-2)
Start
Start
Data Bits
Receive Data
Receive Data
Figure 14-19. Interrupt-Based Serial I/O Transmit and Receive Timing Diagram
Summary of Contents for S3C2500B
Page 2: ...S3C2500B 32 BIT RISC MICROPROCESSOR USER S MANUAL Revision 1 ...
Page 17: ......
Page 25: ......
Page 80: ...PRODUCT OVERVIEW S3C2500B 1 46 NOTES ...
Page 296: ...MEMORY CONTROLLER S3C2500B 5 60 NOTES ...
Page 531: ...GDMA CONTROLLER S3C2500B 12 24 NOTES ...
Page 593: ...I O PORTS S3C2500B 15 12 NOTES ...