S3C2500B
MEMORY CONTROLLER
5-43
Table 5-22. SDRAM address mapping of 16-bit external bus
SDRAM
Column Address (AddrOut[14:0])
Technology
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
16M-bit
2M
×
8
*
20
*
*
AP
*
21
8
7
6
5
4
3
2
1
1M
×
16
*
20
*
*
*
*
8
7
6
5
4
3
2
1
64M-bit
8M
×
8
21
20
*
*
*
23
8
7
6
5
4
3
2
1
4M
×
16
21
20
*
*
*
*
8
7
6
5
4
3
2
1
128M-bit
16M
×
8
21
20
*
*
24
23
8
7
6
5
4
3
2
1
8M
×
16
21
20
*
*
*
23
8
7
6
5
4
3
2
1
256M-bit
32M
×
8
21
20
*
*
25
24
8
7
6
5
4
3
2
1
16M
×
16
21
20
*
*
*
24
8
7
6
5
4
3
2
1
SDRAM
Row Address (AddrOut[14:0])
Technology
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
16M-bit
2M
×
8
*
20
*
*
19
18
17
16
15
14
13
12
11
10
9
1M
×
16
*
20
*
*
19
18
17
16
15
14
13
12
11
10
9
64M-bit
8M
×
8
21
20
*
22
19
18
17
16
15
14
13
12
11
10
9
4M
×
16
21
20
*
22
19
18
17
16
15
14
13
12
11
10
9
128M-bit
16M
×
8
21
20
*
22
19
18
17
16
15
14
13
12
11
10
9
8M
×
16
21
20
*
22
19
18
17
16
15
14
13
12
11
10
9
256M-bit
32M
×
8
21
20
23
22
19
18
17
16
15
14
13
12
11
10
9
16M
×
16
21
20
23
22
19
18
17
16
15
14
13
12
11
10
9
NOTE:
AP: Auto precharge (enable and disable auto precharge function are controlled by this bit).
At precharge command this bit controls the all bank or specified bank to be precharged.
Shaded numbers: leaf selection bits.
*: unused bits
Summary of Contents for S3C2500B
Page 2: ...S3C2500B 32 BIT RISC MICROPROCESSOR USER S MANUAL Revision 1 ...
Page 17: ......
Page 25: ......
Page 80: ...PRODUCT OVERVIEW S3C2500B 1 46 NOTES ...
Page 296: ...MEMORY CONTROLLER S3C2500B 5 60 NOTES ...
Page 531: ...GDMA CONTROLLER S3C2500B 12 24 NOTES ...
Page 593: ...I O PORTS S3C2500B 15 12 NOTES ...