PRODUCT OVERVIEW
S3C2500B
1-2
1.2 FEATURES
ARM940T Core processor
•
Fully 16/32-bit RISC architecture.
•
Harvard cache architecture with separate 4KB
Instruction and Data cache
•
Protection unit to partition memory and set
individual protection attributes for each partition
•
AMBA Bus architecture
•
Up to 166MHz operating frequency
Memory Controller
•
24-Bit External Address Pins
•
2 Banks for SDRAM with 16/32-bit external bus.
•
8 Banks for Flash/ROM/SRAM/External I/O with
8/16/32-bit external bus.
•
One External Bus Master with Bus
Request/Acknowledge Pins
Ethernet Controllers
•
Buffered DMA (BDMA) engine using burst mode
•
BDMA Tx/Rx buffers (256-byte/256-byte)
•
MAC Tx/Rx FIFOs (80-byte/16-byte) to support
re-transmit after collision without DMA request
•
Data alignment logic
•
Support for old and new media (compatible with
existing 10M-bit/s networks)
•
10/100 Mbps operation to increase
price/performance options and to support
phased conversions
•
Full IEEE 802.3 compatibility for existing
applications
•
Media Independent interface (MII) or 7-wire
interface
•
Station management (STA) signaling for
external physical layer configuration and link
negotiation
On-chip CAM (21 addresses)
•
Full-duplex mode for doubled bandwidth
•
Pause operation hardware support for full-
duplex flow control
•
Long packet mode for specialized environments
•
Short packet mode for fast testing
•
PAD generation for ease of processing and
reduced processing time
HDLC Controllers and Three TSAs
•
Four address station registers and one mask
register for address search mode
•
Selectable CRC/No-CRC mode
•
Automatic CRC generator pre-set
•
Digital PLL block for clock recovery
•
Baud rate generator
•
NRZ/NRZI/FM/Manchester data formats for
Tx/Rx
•
Loop-back and auto-echo mode
•
Tx and Rx FIFOs with 8-word (8
×
32-bit) depth
•
Data alignment logic
•
Hardware flow control
•
•
Embedded DMA Controller with Buffer
Descriptor for Tx/Rx channel
Universal Serial Bus (USB)
•
USB specification 1.1 compliant
•
Full speed 12 Mbps operation with internal
transceiver only
•
A total of 5 endpoints: 1 control endpoint and 4
data endpoints that can support control,
interrupt, bulk transaction.
•
Two data endpoints have 32-byte FIFO, two
data endpoints have 64-byte FIFO.
•
General DMA support
Summary of Contents for S3C2500B
Page 2: ...S3C2500B 32 BIT RISC MICROPROCESSOR USER S MANUAL Revision 1 ...
Page 17: ......
Page 25: ......
Page 80: ...PRODUCT OVERVIEW S3C2500B 1 46 NOTES ...
Page 296: ...MEMORY CONTROLLER S3C2500B 5 60 NOTES ...
Page 531: ...GDMA CONTROLLER S3C2500B 12 24 NOTES ...
Page 593: ...I O PORTS S3C2500B 15 12 NOTES ...