S3C2500B
MEMORY CONTROLLER
5-37
nRCS
nSDWE
ADDR
DATA
HCLKO
tACC
tACS
tCOS
TACC = 0x5 (5 cycles)
TCOS = 0x1 (1 cycle)
TCOH = 0x0 (0 cycle)
TACS = 0x1 (1 cycle)
EWAITEN = 1 (Enable)
NREADY = 1 (nReady)
nEWAIT
/nReady
tDATAd
tRCSd
tnSDWEd
tADDRd
tDATAh
tADDRh
tnSDWEh
tRCSh
Data
tnWAITd
tnWAITh
Addr
Figure 5-22. Write Timing Diagram (nREADY)
Summary of Contents for S3C2500B
Page 2: ...S3C2500B 32 BIT RISC MICROPROCESSOR USER S MANUAL Revision 1 ...
Page 17: ......
Page 25: ......
Page 80: ...PRODUCT OVERVIEW S3C2500B 1 46 NOTES ...
Page 296: ...MEMORY CONTROLLER S3C2500B 5 60 NOTES ...
Page 531: ...GDMA CONTROLLER S3C2500B 12 24 NOTES ...
Page 593: ...I O PORTS S3C2500B 15 12 NOTES ...