S3C2500B
MEMORY CONTROLLER
5-11
Table 5-11 and 5-12.
Using little-endian and half-word access, Program/Data path between register and external memory.
WA=Address whose LSB is 0, 4, 8, C, EA=External Address
HA=Address whose LSB is 0, 2, 4, 6, 8, A, C, E
BA=Address whose LSB is 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, A, B, C, D, E, F
X=Don't care.
Table 5-11. External 16-bit Datawidth Store Operation with Little-Endian
Transfer Width
STORE (CPU Reg
→
→
External Memory)
32-bit
16-bit
8-bit
Bit Num.
CPU Register Data
31 0
abcd
31 0
xxab
31 0
xxxb
31 0
xxxa
CPU Address
WA
HA
BA
BA+1
Bit Num.
CPU Data Bus
31 0
abcd
31 0
abab
31 0
bbbb
31 0
aaaa
External Address (ADDR)
EA+1
EA
EA
EA
Bit Num.
External Data
15 0
ab
15 0
cd
15 0
ab
15 0
xb
15 0
ax
Timing Sequence
1st
2nd
Table 5-12. External 16-bit Datawidth Load Operation with Little-Endian
Transfer Width
LOAD (CPU Reg
←
←
External Memory)
32-bit
16-bit
8-bit
Bit Num.
CPU Register Data
31 0
abcd
31 0
xxab
31 0
xxxb
31 0
xxxa
CPU Address
WA
HA
BA
BA+1
Bit Num.
CPU Data Bus
31 0
abxx
31 0
abcd
31 0
abab
31 0
bbbb
31 0
aaaa
External Address (ADDR)
EA + 1
EA
EA
EA
Bit Num.
External Data
15 0
ab
15 0
cd
15 0
ab
15 0
ab
Timing Sequence
1st
2nd
Summary of Contents for S3C2500B
Page 2: ...S3C2500B 32 BIT RISC MICROPROCESSOR USER S MANUAL Revision 1 ...
Page 17: ......
Page 25: ......
Page 80: ...PRODUCT OVERVIEW S3C2500B 1 46 NOTES ...
Page 296: ...MEMORY CONTROLLER S3C2500B 5 60 NOTES ...
Page 531: ...GDMA CONTROLLER S3C2500B 12 24 NOTES ...
Page 593: ...I O PORTS S3C2500B 15 12 NOTES ...