S3C2500B
IOM2 CONTROLLER
9
-
13
[0] IOM2 Enable (IOM2EN)
0 = Disable
1 = Enable
[1] Data Bus Reverse (DBREV)
0 = DU: upstream
DD: downstream
1 = DU: downstream
DD: upstream
[2] Monitor Enable (MEN)
0 = Disable
1 = Enable
[3] TIC Bus Enable (TICEN)
0 = Disable
1 = Enable
[4] D-channel Collision Enable (DCOLEN)
0 = Disable
1 = Enable
[5] Monitor Abort Request (MAR)
0 = Normal
1 = Abort request asserted
[6] Monitor Address Valid (MAV)
0 = Address received is not valid
1 = Address received is valid
[7] Monitor Transmit End Of Frame (MTxEOM)
0 = Normal
1 = Monitor sends end-of-frame
[8] Bus Request (BREQ)
0 = Normal
1 = Request TIC bus to send C/I0 data
[9] Monitor Channel Select (MSEL)
0 = Monitor 0 selected
1 = Monitor 1 selected
[10] IC channel Select (ICSEL)
0 = IC 0 selected
1 = IC 1 selected
[11] AWAKE (AWAKE)
0 = Normal
1 = Request the transceiver to deliver DCL
[12] LoopBack (LOOP)
0 = Normal
1 = Loopback mode
[13] TSA Enable (TSAEN)
0 = Disable
1 = Enable
[14] Transceiver Type Select (TTSEL)
0 = Transceiver that transmit DCL rising edge after FSC rising edge
1 = Transceiver that transmit DCL rising edge beforeFSC rising edge
L
O
O
P
M
A
R
D
C
O
L
E
N
A
W
A
K
E
I
C
S
E
L
M
S
E
L
B
R
E
Q
M
T
x
E
O
M
M
A
V
M
E
N
D
B
R
E
V
T
I
C
E
N
I
O
M
2
E
N
T
S
A
E
N
T
T
S
E
L
31
0
3
4
5
1
2
10 9
13 12 11
8 7 6
15 14
Figure 9-7. IOM2 Control Register
Summary of Contents for S3C2500B
Page 2: ...S3C2500B 32 BIT RISC MICROPROCESSOR USER S MANUAL Revision 1 ...
Page 17: ......
Page 25: ......
Page 80: ...PRODUCT OVERVIEW S3C2500B 1 46 NOTES ...
Page 296: ...MEMORY CONTROLLER S3C2500B 5 60 NOTES ...
Page 531: ...GDMA CONTROLLER S3C2500B 12 24 NOTES ...
Page 593: ...I O PORTS S3C2500B 15 12 NOTES ...