S3C2500B
HDLC CONTROLLER
8-27
8.7.1 HDLC GLOBAL MODE REGISTER
Table 8-7. HMODEA, HMODEB, and HMODEC Register
Registers
Address
R/W
Description
Reset Value
HMODEA
0
×
F0100000
R/W
HDLC Mode register
0
×
00000000
HMODEB
0
×
F0110000
R/W
HDLC Mode register
0
×
00000000
HMODEC
0
×
F0120000
R/W
HDLC Mode register
0
×
00000000
Table 8-8. HMODE Register Description
Bit
Number
Bit Name
Description
[0]
Multi-Frame in HTxFIFO
in DMA operation (MFF)
If this bit is set, more than one frame can be loaded into HTxFIFO. In this
case, the frame size may be less than the FIFO size.
[1]
Reserved
Not applicable.
[2]
Rx clock inversion
(RXCINV)
If this bit set to '0', the receive clock samples the data at the rising edge.
If this bit set to '1', the receive clock samples the data at the falling edge.
[3]
Tx clock inversion
(TXCINV)
If this bit set to '0', the transmit clock shifts the data at the falling edge.
If this bit set to '1', the transmit clock shifts the data at the rising edge.
[4]
Rx Little-Endian mode
(RxLittle)
This bit determines whether the data is in Little- or Big-endian format.
HRXFIFO is in Little-endian. If this bit is set to '0', then the data on the
system bus should be in Big-endian. Therefore the bytes will be swapped
in Big-endian.
[5]
Tx Little-Endian mode
(TxLittle)
This bit determines whether Tx data is in Little or Big endian (TxLittle)
format. HTxFIFO is in Little-endian. If this bit is set to '1', the data on the
system bus is Little endian. If this bit is set to '0', the data on the system
bus is in Big-endian. (that is, the data bytes are swapped to be Little
endian format.) It is used only by the Transmitter Interrupt Mode, not by
the Transmitter DMA Mode. (see 8-14)
[6]
Rx Transparent mode
(RxTRANS)
If this bit set to one, HDLC Rx operates transparent mode. Otherwise,
operates HDLC mode
[7]
Tx Transparent mode
(TxTRANS)
If this bit set to one, HDLC Rx operates transparent mode. Otherwise,
operates HDLC mode
[10:8]
Tx preamble length
(TxPL)
These bits determine the length of preamble to be sent before the
opening flag when the TxPRMB bit is set in the control register.
000 1byte, 001 2bytes, ..., and 111 8bytes will be sent.
[11]
Reserved
Not applicable
Summary of Contents for S3C2500B
Page 2: ...S3C2500B 32 BIT RISC MICROPROCESSOR USER S MANUAL Revision 1 ...
Page 17: ......
Page 25: ......
Page 80: ...PRODUCT OVERVIEW S3C2500B 1 46 NOTES ...
Page 296: ...MEMORY CONTROLLER S3C2500B 5 60 NOTES ...
Page 531: ...GDMA CONTROLLER S3C2500B 12 24 NOTES ...
Page 593: ...I O PORTS S3C2500B 15 12 NOTES ...