ETHERNET CONTROLLER
S3C2500B
7-50
7.5.5 TIMING PARAMETERS FOR MII TRANSACTIONS
The timing diagrams in this section conform to the guidelines described in the "Draft Supplement to ANSI/IEEE
Std. 802.3, Section 22.3, Signal Characteristics."
Output Valid
TX_CLK
TXD[3:0]
TX_EN
4.9ns MIN
28ns MIN
Figure 7-13. Timing Relationship of Transmission Signals at MII
RX_CLK
RXD[3:0]
RX_DV
Th: 5ns
Ts: 3ns
Input
Valid
Figure 7-14. Timing Relationship of Reception Signals at MII
MDC
MDIO
Input Valid
Ts: 15ns
Figure 7-15. MDIO Sourced by PHY
MDC
MDIO
Output Valid
Th: 13ns
Figure 7-16. MDIO Sourced by STA
Summary of Contents for S3C2500B
Page 2: ...S3C2500B 32 BIT RISC MICROPROCESSOR USER S MANUAL Revision 1 ...
Page 17: ......
Page 25: ......
Page 80: ...PRODUCT OVERVIEW S3C2500B 1 46 NOTES ...
Page 296: ...MEMORY CONTROLLER S3C2500B 5 60 NOTES ...
Page 531: ...GDMA CONTROLLER S3C2500B 12 24 NOTES ...
Page 593: ...I O PORTS S3C2500B 15 12 NOTES ...