PROGRAMMER
′′
S MODEL
S3C2500B
2-6
2.7.2 The THUMB State Register Set
The THUMB state register set is a subset of the ARM state set. The programmer has direct access to eight
general registers, R0–R7, as well as the Program Counter (PC), a stack pointer register (SP), a link register (LR),
and the CPSR. There are banked stack pointers, link registers and Saved Process Status Registers (SPSRs) for
each privileged mode. This is shown in Figure 2-4.
CPSR
CPSR
SPSR_fiq
CPSR
SPSR_svc
CPSR
SPSR_abt
CPSR
SPSR_irq
CPSR
SPSR_und
System & User
FIQ
Supervisor
About
IRQ
Undefined
THUMB State Program Status Registers
= banked register
THUMB State General Registers and Program Counter
R0
R1
R2
R3
R4
R5
R6
R7
SP
LR
PC
SP_fiq
LR_fiq
R0
R1
R2
R3
R4
R5
R6
R7
PC
SP_svg
LR_svc
R0
R1
R2
R3
R4
R5
R6
R7
PC
SP_abt
LR_abt
R0
R1
R2
R3
R4
R5
R6
R7
PC
SP_irq
LR_irq
R0
R1
R2
R3
R4
R5
R6
R7
PC
SP_und
LR_und
R0
R1
R2
R3
R4
R5
R6
R7
PC
Figure 2-4. Register Organization in THUMB State
Summary of Contents for S3C2500B
Page 2: ...S3C2500B 32 BIT RISC MICROPROCESSOR USER S MANUAL Revision 1 ...
Page 17: ......
Page 25: ......
Page 80: ...PRODUCT OVERVIEW S3C2500B 1 46 NOTES ...
Page 296: ...MEMORY CONTROLLER S3C2500B 5 60 NOTES ...
Page 531: ...GDMA CONTROLLER S3C2500B 12 24 NOTES ...
Page 593: ...I O PORTS S3C2500B 15 12 NOTES ...