HDLC CONTROLLER
S3C2500B
8-22
8.6.2 RECEIVE BUFFER DESCRIPTOR
31
15
0
Buffer Pointer
O
Rx Control Bits
Buffer Length
24
[31:0] Buffer Data Pointer
[15:0] Buffer Length
Rx Status Bits
These bits may be regarded as valid when L bit(in Rx status bit) is set
[16] CD Lost (CD)
0 = Normal
1 = CD lost occurs
[17] CRC Error (CE)
0 = Normal
1 = CRC error occurs to the frame received
[18] Non-octet Aligned Frame (NO)
0 = Normal
1 = Non-octet aligned frame is received
[19] Overrun (OV)
0 = Normal
1 = The received frame overruns
[20] DPLL Two Miss (DTM)
0 = Normal
1 = DPLL two miss clock occurs
[21] Rx Abort (ABT)
0 = Normal
1 = The received frame aborted
[22] First In Frame (F)
0 = This buffer descriptor status is not the first to the frame
1 = This buffer descriptor status is the first to the frame
[23] Last In Frame (L)
0 = This buffer descriptor status is not the last to the frame
1 = This buffer descriptor status is the last to the frame
[24] Frame Length Violation (FLV)
0 = Normal
1 = This received frame length exceeds the value of the maximum frame length register
[31] Ownership (O)
0 = CPU
1 = DMA
23
16
Figure 8-11. Receive Buffer Descriptor
Summary of Contents for S3C2500B
Page 2: ...S3C2500B 32 BIT RISC MICROPROCESSOR USER S MANUAL Revision 1 ...
Page 17: ......
Page 25: ......
Page 80: ...PRODUCT OVERVIEW S3C2500B 1 46 NOTES ...
Page 296: ...MEMORY CONTROLLER S3C2500B 5 60 NOTES ...
Page 531: ...GDMA CONTROLLER S3C2500B 12 24 NOTES ...
Page 593: ...I O PORTS S3C2500B 15 12 NOTES ...