
S3C2500B
SERIAL I/O (HIGH-SPEED UART)
14-17
14.3.5 HIGH-SPEED UART RECEIVE BUFFER REGISTER
S3C2500B has a 32-byte Receive FIFO, and the bottom of FIFO is HURXBUF. All data to be received are stored
in this register at first in FIFO mode, if next buffer has invalid data, then shifted to next buffer. But in non-FIFO
mode, a new received data will be moved to HURXBUF. The High-Speed UART receive buffer registers,
HURXBUF contain an 8-bit data value to be received over the High-Speed UART channel.
Table 14-11. HURXBUF Registers
Registers
Offset Address
R/W
Description
Reset Value
HURXBUF
0xF0070010
0xF0080010
R
High-Speed UART receive buffer register
–
Table 14-12. High-Speed UART Receive Register Description
Bit Number
Bit Name
Description
[7:0]
Receive data
This field contains the data received over the single channel High-
Speed UART. When the High-Speed UART finishes receiving a
data frame, the receive data ready bit in the High-Speed UART
status register, HUSTAT[14], should be "1". This prevents reading
invalid receive data that may already be present in the HURXBUF.
Whenever the HURXBUF is read, the receive data valid
bit(HUSTAT[14]) is automatically cleared to "0".
31
[7:0] Receive data for UART
Receive Data
0
7
8
Figure 14-6. High-Speed UART Receive Buffer Register
Summary of Contents for S3C2500B
Page 2: ...S3C2500B 32 BIT RISC MICROPROCESSOR USER S MANUAL Revision 1 ...
Page 17: ......
Page 25: ......
Page 80: ...PRODUCT OVERVIEW S3C2500B 1 46 NOTES ...
Page 296: ...MEMORY CONTROLLER S3C2500B 5 60 NOTES ...
Page 531: ...GDMA CONTROLLER S3C2500B 12 24 NOTES ...
Page 593: ...I O PORTS S3C2500B 15 12 NOTES ...