Rev. 1.50, 10/04, page 337 of 448
10.1.79 TST (Test Logical): Logical Instruction
Format
Operation
Instruction Code
Cycle
T Bit
TST Rm,Rn
Rn & Rm; if result is 0,
1
→
T, else 0
→
T
0010nnnnmmmm1000
1 Test
result
TST #imm,R0
R0 & imm; if result is 0,
1
→
T, else 0
→
T
11001000iiiiiiii
1 Test
result
TST.B #imm,@(R0,GBR)
(R0 + GBR) & imm;
if result is 0, 1
→
T,
else 0
→
T
11001100iiiiiiii
3 Test
result
Description:
This instruction ANDs the contents of general registers Rn and Rm, and sets the T
bit if the result is zero. If the result is nonzero, the T bit is cleared. The contents of Rn are not
changed.
This instruction can be used to AND general register R0 contents with zero-extended 8-bit
immediate data, or, in indexed GBR indirect addressing mode, to AND 8-bit memory with 8-bit
immediate data. The contents of R0 or the memory are not changed.
Notes:
None
Operation:
TST(long m, long n) /* TST Rm,Rn */
{
if ((R[n]&R[m])==0) T = 1;
else T = 0;
PC += 2;
}
TSTI(long i) /* TST #imm,R0 */
{
long temp;
temp = R[0]&(0x000000FF & (long)i);
if (temp==0) T = 1;
else T = 0;
PC += 2;
}
Summary of Contents for SuperH SH-4A
Page 2: ...Rev 1 50 10 04 page ii of xx ...
Page 8: ...Rev 1 50 10 04 page viii of xx ...
Page 116: ...Rev 1 50 10 04 page 96 of 448 ...
Page 178: ...Rev 1 50 10 04 page 158 of 448 ...
Page 206: ...Rev 1 50 10 04 page 186 of 448 ...
Page 231: ...Rev 1 50 10 04 page 211 of 448 Possible Exceptions Slot illegal instruction exception ...
Page 235: ...Rev 1 50 10 04 page 215 of 448 Possible Exceptions Slot illegal instruction exception ...
Page 238: ...Rev 1 50 10 04 page 218 of 448 Possible Exceptions Slot illegal instruction exception ...
Page 408: ...Rev 1 50 10 04 page 388 of 448 Possible Exceptions Inexact Not generated when FPSCR PR 1 ...
Page 446: ...Rev 1 50 10 04 page 426 of 448 ...
Page 468: ...Rev 1 50 10 04 page 448 of 448 ...
Page 471: ......
Page 472: ...SH 4A Software Manual ...