Rev. 1.50, 10/04, page 156 of 448
Address field
Data field
PPN:
V:
E:
SZ:
Physical page number
Validity bit
Entry
Page size bits
UB:
C:
WT:
:
Buffered write bit
Cacheability bit
Write-through bit
Reserved bits (write value should be 0
and read value is undefined )
31
2 1 0
V
UB
10 9 8 7
4 3
6 5
C
PPN
31
0
1 1 1 1 0 1 1 1 0 0 0 1
E
23
24
19
20
8 7
12 11
SZ
WT
0 0 0 0 0 0 0 0
0 0 0 0 0 0 0 0
Figure 7.19 Memory-Mapped PMB Data Array
7.7.6
Notes on Using 32-Bit Address Extended Mode
When using 32-bit address extended mode, note that the items described in this section are
extended or changed as follows.
PASCR:
The SE bit is added in bit 31 in the control register (PASCR). The bits 6 to 0 of the UB
in the PASCR are invalid (Note that the bit 7 of the UB is still valid). When writing to the P1 or
P2 area, the UB bit in the PMB controls whether a buffered write is performed or not. When the
MMU is enabled, the UB bit in the TLB controls writing to the P0, P3, or U0 area. When the
MMU is disabled, writing to the P0, P3, or U0 area is always performed as a buffered write.
Bit Bit
Name
Initial
Value R/W
Description
31
SE
0
R/W
0: 29-bit address mode
1: 32-bit address extended mode
30 to 8
All
0
R
Reserved
For details on reading from or writing to these bits, see
description in General Precautions on Handling of
Product.
7 to 0
UB
All 0
R/W
Buffered Write Control for Each Area (64 Mbytes)
When writing is performed without using the cache or in
the cache write-through mode, these bits specify
whether the CPU waits for the end of writing for each
area.
0: The CPU does not wait for the end of writing
1: The CPU stalls and waits for the end of writing
UB[7]: Corresponding to the control register area
UB[6:0]: These bits are invalid in 32-bit address
extended mode.
Summary of Contents for SuperH SH-4A
Page 2: ...Rev 1 50 10 04 page ii of xx ...
Page 8: ...Rev 1 50 10 04 page viii of xx ...
Page 116: ...Rev 1 50 10 04 page 96 of 448 ...
Page 178: ...Rev 1 50 10 04 page 158 of 448 ...
Page 206: ...Rev 1 50 10 04 page 186 of 448 ...
Page 231: ...Rev 1 50 10 04 page 211 of 448 Possible Exceptions Slot illegal instruction exception ...
Page 235: ...Rev 1 50 10 04 page 215 of 448 Possible Exceptions Slot illegal instruction exception ...
Page 238: ...Rev 1 50 10 04 page 218 of 448 Possible Exceptions Slot illegal instruction exception ...
Page 408: ...Rev 1 50 10 04 page 388 of 448 Possible Exceptions Inexact Not generated when FPSCR PR 1 ...
Page 446: ...Rev 1 50 10 04 page 426 of 448 ...
Page 468: ...Rev 1 50 10 04 page 448 of 448 ...
Page 471: ......
Page 472: ...SH 4A Software Manual ...