Rev. 1.50, 10/04, page xviii of xx
Figure 7.9 Flowchart of Memory Access Using UTLB.............................................................. 134
Figure 7.10 Flowchart of Memory Access Using ITLB ............................................................. 135
Figure 7.11 Operation of LDTLB Instruction............................................................................. 138
Figure 7.12 Memory-Mapped ITLB Address Array................................................................... 147
Figure 7.13 Memory-Mapped ITLB Data Array ........................................................................ 148
Figure 7.14 Memory-Mapped UTLB Address Array ................................................................. 150
Figure 7.15 Memory-Mapped UTLB Data Array....................................................................... 151
Figure 7.16 Physical Address Space (32-Bit Address Extended Mode)..................................... 151
Figure 7.17 PMB Configuration ................................................................................................. 152
Figure 7.18 Memory-Mapped PMB Address Array ................................................................... 155
Figure 7.19 Memory-Mapped PMB Data Array......................................................................... 156
Section 8 Caches
Figure 8.1 Configuration of Operand Cache (OC) ..................................................................... 160
Figure 8.2 Configuration of Instruction Cache (IC) ................................................................... 161
Figure 8.3 Configuration of Write-Back Buffer ......................................................................... 172
Figure 8.4 Configuration of Write-Through Buffer.................................................................... 172
Figure 8.5 Memory-Mapped IC Address Array ......................................................................... 178
Figure 8.6 Memory-Mapped IC Data Array ............................................................................... 179
Figure 8.7 Memory-Mapped OC Address Array........................................................................ 180
Figure 8.8 Memory-Mapped OC Data Array ............................................................................. 181
Figure 8.9 Store Queue Configuration........................................................................................ 182
Appendix
Figure B.1 Instruction Prefetch................................................................................................... 433
Summary of Contents for SuperH SH-4A
Page 2: ...Rev 1 50 10 04 page ii of xx ...
Page 8: ...Rev 1 50 10 04 page viii of xx ...
Page 116: ...Rev 1 50 10 04 page 96 of 448 ...
Page 178: ...Rev 1 50 10 04 page 158 of 448 ...
Page 206: ...Rev 1 50 10 04 page 186 of 448 ...
Page 231: ...Rev 1 50 10 04 page 211 of 448 Possible Exceptions Slot illegal instruction exception ...
Page 235: ...Rev 1 50 10 04 page 215 of 448 Possible Exceptions Slot illegal instruction exception ...
Page 238: ...Rev 1 50 10 04 page 218 of 448 Possible Exceptions Slot illegal instruction exception ...
Page 408: ...Rev 1 50 10 04 page 388 of 448 Possible Exceptions Inexact Not generated when FPSCR PR 1 ...
Page 446: ...Rev 1 50 10 04 page 426 of 448 ...
Page 468: ...Rev 1 50 10 04 page 448 of 448 ...
Page 471: ......
Page 472: ...SH 4A Software Manual ...