Rev. 1.50, 10/04, page 344 of 448
10.2.2
BSRF (Branch to Subroutine Far): Branch Instruction (Delayed Branch
Instruction)
Format
Operation
Instruction Code
Cycle
T Bit
BSRF Rn
PC+4
→
PR,
PC+4+Rn
→
PC
0000nnnn00000011
1 —
Description:
This instruction branches to address (PC + 4 + Rn), and stores address (PC + 4) in
PR. The PC source value is the BSRF instruction address. The branch destination address is the
result of adding the 32-bit contents of general register Rn to PC + 4.
Notes:
As this is a delayed branch instruction, the instruction following this instruction is executed
before the branch destination instruction.
Interrupts are not accepted between this instruction and the following instruction. If the following
instruction is a branch instruction, it is identified as a slot illegal instruction.
Operation:
BSRF(int n) /* BSRF Rn */
{
unsigned int temp;
temp = PC;
PR = PC + 4;
PC = PC + 4 + R[n];
Delay_Slot(temp + 2);
}
Summary of Contents for SuperH SH-4A
Page 2: ...Rev 1 50 10 04 page ii of xx ...
Page 8: ...Rev 1 50 10 04 page viii of xx ...
Page 116: ...Rev 1 50 10 04 page 96 of 448 ...
Page 178: ...Rev 1 50 10 04 page 158 of 448 ...
Page 206: ...Rev 1 50 10 04 page 186 of 448 ...
Page 231: ...Rev 1 50 10 04 page 211 of 448 Possible Exceptions Slot illegal instruction exception ...
Page 235: ...Rev 1 50 10 04 page 215 of 448 Possible Exceptions Slot illegal instruction exception ...
Page 238: ...Rev 1 50 10 04 page 218 of 448 Possible Exceptions Slot illegal instruction exception ...
Page 408: ...Rev 1 50 10 04 page 388 of 448 Possible Exceptions Inexact Not generated when FPSCR PR 1 ...
Page 446: ...Rev 1 50 10 04 page 426 of 448 ...
Page 468: ...Rev 1 50 10 04 page 448 of 448 ...
Page 471: ......
Page 472: ...SH 4A Software Manual ...