Rev. 1.50, 10/04, page 53 of 448
(6-19) FIPR: 1 issue cycle
(6-20) FTRV: 1 issue cycle
(6-21) FSRRA: 1 issue cycle
(6-22) FSCA: 1 issue cycle
Function computing unit occupied cycle
Function computing unit occupied cycle
I1
I2
ID
FE1
FE2
FE3
FE4
FE5
FE6
FS
I1
I2
ID
FE1
FE2
FE1
FE2
FE3
FE4
FE5
FE6
FS
FE3
FE4
FE5
FE6
FS
FE1
FE2
FE3
FE4
FE5
FE6
FS
FE1
FE2
FE3
FE4
FE5
FE6
FS
I1
I2
ID
FE1
FE2
FE3
FEPL
FE4
FE5
FE6
FS
FEPL
I1
I2
ID
FE1
FE2
FE1
FE2
FE3
FE4
FE5
FE6
FS
FE3
FE4
FE5
FE6
FS
FE1
FE2
FE3
FE4
FE5
FE6
FS
Figure 4.2 Instruction Execution Patterns (9)
Summary of Contents for SuperH SH-4A
Page 2: ...Rev 1 50 10 04 page ii of xx ...
Page 8: ...Rev 1 50 10 04 page viii of xx ...
Page 116: ...Rev 1 50 10 04 page 96 of 448 ...
Page 178: ...Rev 1 50 10 04 page 158 of 448 ...
Page 206: ...Rev 1 50 10 04 page 186 of 448 ...
Page 231: ...Rev 1 50 10 04 page 211 of 448 Possible Exceptions Slot illegal instruction exception ...
Page 235: ...Rev 1 50 10 04 page 215 of 448 Possible Exceptions Slot illegal instruction exception ...
Page 238: ...Rev 1 50 10 04 page 218 of 448 Possible Exceptions Slot illegal instruction exception ...
Page 408: ...Rev 1 50 10 04 page 388 of 448 Possible Exceptions Inexact Not generated when FPSCR PR 1 ...
Page 446: ...Rev 1 50 10 04 page 426 of 448 ...
Page 468: ...Rev 1 50 10 04 page 448 of 448 ...
Page 471: ......
Page 472: ...SH 4A Software Manual ...