Rev. 1.50, 10/04, page 52 of 448
(6-12) Single-precision FABS, FNEG/double-precision FABS, FNEG: 1 issue cycle
I1
I2
ID
s1
s2
s3
FS1
FS2
FS3
FS4
FS
(6-13) FLDI0, FLDI1: 1 issue cycle
(6-14) Single-precision floating-point computation: 1 issue cycle
(6-15) Single-precision FDIV/FSQRT: 1 issue cycle
(6-16) Double-precision floating-point computation: 1 issue cycle
(6-17) Double-precision floating-point computation: 1 issue cycle
(6-18) Double-precision FDIV/FSQRT: 1 issue cycle
I1
I2
ID
s1
s2
s3
FS1
FS2
FS3
FS4
I1
I2
ID
FE1
FE2
FE3
FE4
FE5
FE6
FS
FEDS (Divider occupied cycle)
FS
FCMP/EQ, FCMP/GT, FADD, FLOAT, FMAC, FMUL, FSUB, FTRC, FRCHG, FSCHG, FPCHG
FCMP/EQ, FCMP/GT, FADD, FLOAT, FSUB, FTRC, FCNVSD, FCNVDS
FMUL
FEDS (Divider occupied cycle)
I1
I2
ID
FE1
FE2
FE3
FE4
FE5
FE6
FS
I1
I2
ID
FE1
FE2
FE3
FE4
FE5
FE6
FS
FE3
FE4
FE5
FE6
FS
FE1
FE2
FE3
FE4
FE5
FE6
FS
FE1
FE2
FE3
FE4
FE5
FE6
FS
FE1
FE2
FE3
FE4
FE5
FE6
FS
I1
I2
ID
FE1
FE2
FE3
FE4
FE5
FE6
FE3
FE4
FE5
FE6
FS
FE3
FE4
FE5
FE6
FS
I1
I2
ID
FS
Figure 4.2 Instruction Execution Patterns (8)
Summary of Contents for SuperH SH-4A
Page 2: ...Rev 1 50 10 04 page ii of xx ...
Page 8: ...Rev 1 50 10 04 page viii of xx ...
Page 116: ...Rev 1 50 10 04 page 96 of 448 ...
Page 178: ...Rev 1 50 10 04 page 158 of 448 ...
Page 206: ...Rev 1 50 10 04 page 186 of 448 ...
Page 231: ...Rev 1 50 10 04 page 211 of 448 Possible Exceptions Slot illegal instruction exception ...
Page 235: ...Rev 1 50 10 04 page 215 of 448 Possible Exceptions Slot illegal instruction exception ...
Page 238: ...Rev 1 50 10 04 page 218 of 448 Possible Exceptions Slot illegal instruction exception ...
Page 408: ...Rev 1 50 10 04 page 388 of 448 Possible Exceptions Inexact Not generated when FPSCR PR 1 ...
Page 446: ...Rev 1 50 10 04 page 426 of 448 ...
Page 468: ...Rev 1 50 10 04 page 448 of 448 ...
Page 471: ......
Page 472: ...SH 4A Software Manual ...