Rev. 1.50, 10/04, page 338 of 448
TSTM(long i) /* TST.B #imm,@(R0,GBR) */
{
long temp;
temp = (long)Read_Byte(GBR+R[0]);
temp &= (0x000000FF & (long)i);
if (temp==0) T = 1;
else T = 0;
PC += 2;
}
Example:
TST
R0,R0
;
Before execution R0 = H'00000000
;
After execution
T = 1
TST
#H'80,R0
;
Before execution R0 = H'FFFFFF7F
;
After execution
T = 1
TST.B #H'A5,@(R0,GBR) ;
Before execution (R0,GBR) = H'A5
;
After execution
T = 0
Possible Exceptions:
Exceptions may occur when TST.B instruction is executed.
•
Data TLB multiple-hit exception
•
Data TLB miss exception
•
Data TLB protection violation exception
•
Initial page write exception
•
Data address error
Exceptions are checked taking a data access by this instruction as a byte load and a byte store.
Summary of Contents for SuperH SH-4A
Page 2: ...Rev 1 50 10 04 page ii of xx ...
Page 8: ...Rev 1 50 10 04 page viii of xx ...
Page 116: ...Rev 1 50 10 04 page 96 of 448 ...
Page 178: ...Rev 1 50 10 04 page 158 of 448 ...
Page 206: ...Rev 1 50 10 04 page 186 of 448 ...
Page 231: ...Rev 1 50 10 04 page 211 of 448 Possible Exceptions Slot illegal instruction exception ...
Page 235: ...Rev 1 50 10 04 page 215 of 448 Possible Exceptions Slot illegal instruction exception ...
Page 238: ...Rev 1 50 10 04 page 218 of 448 Possible Exceptions Slot illegal instruction exception ...
Page 408: ...Rev 1 50 10 04 page 388 of 448 Possible Exceptions Inexact Not generated when FPSCR PR 1 ...
Page 446: ...Rev 1 50 10 04 page 426 of 448 ...
Page 468: ...Rev 1 50 10 04 page 448 of 448 ...
Page 471: ......
Page 472: ...SH 4A Software Manual ...