12. Serial RapidIO Registers > Register Map
236
Tsi574 User Manual
June 6, 2016
Integrated Device Technology
www.idt.com
1AC18
RIO_PW_OREQ_STATUS
“RapidIO Port Write Outstanding Request Register” on page 381
1AFFC
Reserved
Multicast Registers
1B000
RIO0_MC_REG_VER
“RapidIO Multicast Register Version CSR” on page 383
1B004
RIO0_MC_LAT_LIMIT
“RapidIO Multicast Maximum Latency Counter CSR” on page 384
1B008
SP0_ISF_WM
“RapidIO Port x ISF Watermarks” on page 385
1B00C
Reserved
1B010
SP0_WRR_0
“Port x Prefer Unicast and Multicast Packet Prio 0 Register” on
page 386
1B014
SP0_WRR_1
“Port x Prefer Unicast and Multicast Packet Prio 1 Register” on
page 387
1B018
SP0_WRR_2
“Port x Prefer Unicast and Multicast Packet Prio 2 Register” on
page 388
1B01C
SP0_WRR_3
“Port x Prefer Unicast and Multicast Packet Prio 3 Register” on
page 389
1B020 - 1B0FC
Reserved
1B100 - 1B1FC
Serial Port 1
Same set of registers as Serial Port 0, offset 1B000 - 1B0FC
1B200 - 1B2FC
Serial Port 2
1B300 - 1B3FC
Serial Port 3
1B400 - 1B4FC
Serial Port 4
1B500 - 1B5FC
Serial Port 5
1B600 - 1B6FC
Serial Port 6
1B700 - 1B7FC
Serial Port 7
1B800 - 1CFFC
Tsi574 Reserved
I
2
C Registers
1D000-1DFFC
See the
I
2
C Register Chapter
for a full description of the I
2
C registers.
SerDes Per Lane Registers
1D000 - 1DFFC
Documented in the
I
2
C Register Chapter
1E000-1E01C
Reserved
Table 36: Register Map (Continued)
Offset
Register Name
See