12. Serial RapidIO Registers > Register Map
234
Tsi574 User Manual
June 6, 2016
Integrated Device Technology
www.idt.com
13044
SP0_PSC1
“RapidIO Port x Performance Statistics Counter 1 Register” on
page 337
13048
SP0_PSC2
“RapidIO Port x Performance Statistics Counter 2 Register” on
page 338
1304C
SP0_PSC3
“RapidIO Port x Performance Statistics Counter 3 Register” on
page 339
13050
SP0_PSC4
“RapidIO Port x Performance Statistics Counter 4 Register” on
page 340
13054
SP0_PSC5
“RapidIO Port x Performance Statistics Counter 5 Register” on
page 341
13058 - 1307C
Reserved
13080
SP0_TX_Q_D_THRESH
“RapidIO Port x Transmitter Output Queue Depth Threshold
Register” on page 342
13084
SP0_TX_Q_STATUS
“RapidIO Port x Transmitter Output Queue Congestion Status
Register” on page 344
13088
SP0_TX_Q_PERIOD
“RapidIO Port x Transmitter Output Queue Congestion Period
Register” on page 346
1308C
Reserved
13090
SP0_RX_Q_D_THRESH
“RapidIO Port x Receiver Input Queue Depth Threshold Register”
on page 347
13094
SP0_RX_Q_STATUS
“RapidIO Port x Receiver Input Queue Congestion Status Register”
on page 349
13098
SP0_RX_Q_PERIOD
“RapidIO Port x Receiver Input Queue Congestion Period Register”
on page 351
1309C
Reserved
130A0
SP0_REORDER_CTR
“RapidIO Port x Reordering Counter Register” on page 352
130A4-130AC
Reserved
130B0
SMAC0_CFG_CH0
“SRIO MAC x SerDes Configuration Channel 0” on page 355
130B4
SMAC0_CFG_CH1
“SRIO MAC x SerDes Configuration Channel 1” on page 358
130B8
SMAC0_CFG_CH2
“SRIO MAC x SerDes Configuration Channel 2” on page 360
130BC
SMAC0_CFG_CH3
“SRIO MAC x SerDes Configuration Channel 3” on page 362
130C0
SMAC0_CFG_GBL
“SRIO MAC x SerDes Configuration Global” on page 364
Table 36: Register Map (Continued)
Offset
Register Name
See