
ERR004297
Chip Errata for the i.MX 6Dual/6Quad and i.MX 6DualPlus/6QuadPlus, Rev. 6.1, 06/2016
NXP Semiconductors
153
Description:
The core moves ahead even when it does not receive the same non-PAD lane number in two
consecutive TS Ordered Sets (OS) in the Link configuration process.
Scenario Setup:
• The link is in the link training phase.
• Remote partner sends TS OS without the same non-PAD lane number in any two consecutive
TS OS on any active lane.
• The core moves ahead regardless of the non-PAD lane number not being the same in two
consecutive TS OS.
Projected Impact:
This violates PCIe Base Specification “two consecutive TS Ordered Sets are received”. The core
moves ahead without robustness to the Link configuration process.
Workarounds:
None. This issue will not lead to any compliance failures.
Proposed Solution:
No fix scheduled
Linux BSP Status:
Software workaround cannot be implemented to mask or workaround this SoC issue. This erratum
will result in impacted or reduced functionality as described above.
ERR004297
PCIe: 9000336356—Link configuration sometimes proceeds when
incorrect TS Ordered Sets are received