370
µ
PD78214 Sub-Series
(2) Self-refresh
Self-refresh is performed to retain the contents of pseudo static RAM when in standby mode.
(a) Setting self-refresh mode
When bit 4 (RFEN) of the RFM register is set to 1, and bit 7 (RFLV) is set to 0, pin REFRQ outputs a low-level
signal, requesting pseudo static RAM to enter self-refresh mode.
(b) Restoration from self-refresh
Refresh pulse output to pseudo static RAM is disabled for approximately 200 ns
Note
after the output level
of pin REFRQ goes high. The
µ
PD78214 drives pin REFRQ high, synchronized with the refresh timing
counter, so that refresh pulses are not output during a refresh disabled period.
To detect pin REFRQ going high, the read out level of bit RFLV is set to 1 when pin REFRQ goes high.
Note
This time varies with the speed of the pseudo static RAM.
Fig. 13-21 Restoration Timing from Self-Refresh
Approx. 200 ns min.
Note
REFRQ
Execution of set manipulation by software
Self-refresh mode
Output of
refresh timing counter
RFLV bit
Note
Refresh disabled period
Summary of Contents for PD78212
Page 11: ......
Page 53: ...24 ...
Page 61: ...32 µPD78214 Sub Series 9 VSS Ground 10 NC non connection Not connected inside the chip ...
Page 65: ...36 ...
Page 83: ...54 ...
Page 135: ...106 ...
Page 271: ...242 ...
Page 405: ...376 ...
Page 417: ...388 ...
Page 423: ...394 ...
Page 449: ...420 ...
Page 457: ...428 ...
Page 471: ...442 ...
Page 487: ...458 ...