291
Chapter 10 Clock Synchronous Serial Interface
10
Fig. 10-30 Sending Data from the Slave Device to the Master Device
Program processing
Hardware operation
Program processing
SCK pin
12
345
6
78
12
SB0 pin
BUSY
READY
D7
Hardware operation
D6
D5
D4
D3
D2
D1
D0
ACK
BUSY
D7
D6
READY
Data
Master device processing (receiver)
Transfer line
Slave device processing (transmitter)
Read SIO
Read
SIO
Set
ACKT
Receive data processing
Stop
SCK
Serial reception
Generate
INTCSI
Output
ACK
Serial reception
Write
to SIO
Write
to SIO
Clear
BUSY
Serial transmission
Generate
INTCSI
Set
ACKD
Output
BUSY
Clear
BUSY
3
D5
Remark
This timing is valid only under the following conditions:
•
The master is only allowed to receive data.
ACKE is set to 0.
•
The slave is only allowed to transmit data.
BSYE is set to 1.
Summary of Contents for PD78212
Page 11: ......
Page 53: ...24 ...
Page 61: ...32 µPD78214 Sub Series 9 VSS Ground 10 NC non connection Not connected inside the chip ...
Page 65: ...36 ...
Page 83: ...54 ...
Page 135: ...106 ...
Page 271: ...242 ...
Page 405: ...376 ...
Page 417: ...388 ...
Page 423: ...394 ...
Page 449: ...420 ...
Page 457: ...428 ...
Page 471: ...442 ...
Page 487: ...458 ...