210
µ
PD78214 Sub-Series
(b) Restart after 0 is set in TM3 cleared
Count clock
TM3
CE3
n-1
n
0
0
1
When the CE3 bit is set to 1 after this count clock,
counting starts from 0 on the count clock input
after the CE3 bit has been set.
(c) Restart before 0 is set in TM3 cleared
Count clock
TM3
CE3
n-1
When the CE3 bit is set to 1 before this count clock, Clearing
TM3 by CE3
←
0 and counting by CE3
←
1 are performed simultaneously.
n
0
1
2
7.4.5 Compare Register Operation
Eight-bit timer/counter 3 performs a compare operation to compare the value set in the compare register with a
timer count value.
When the value set in the compare register (CR30) coincides with a count value of 8-bit timer 3 (TM3), the interrupt
request (INTC30) is generated.
After the value of the CR30 register coincides with a count value of TM3, the value of TM3 is automatically cleared.
Thus, 8-bit timer/counter 3 can operate as an interval timer for repeatedly counting up to the value set in the CR30
register.
Summary of Contents for PD78212
Page 11: ......
Page 53: ...24 ...
Page 61: ...32 µPD78214 Sub Series 9 VSS Ground 10 NC non connection Not connected inside the chip ...
Page 65: ...36 ...
Page 83: ...54 ...
Page 135: ...106 ...
Page 271: ...242 ...
Page 405: ...376 ...
Page 417: ...388 ...
Page 423: ...394 ...
Page 449: ...420 ...
Page 457: ...428 ...
Page 471: ...442 ...
Page 487: ...458 ...