229
Chapter 8 A/D Converter
8
Fig. 8-3 A/D Converter Mode Register (ADM) Format
Note
F
CLK
: System clock frequency
7
6
5
4
3
2
1
0
TRG
0
FR
CS
ADM
ANI2
ANI1
ANI0
MS
FR
ANI2
ANI1
ANI0
MS
0
0
0
0
1
1
1
1
0
0
0
0
1
1
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
Specifies A/D conversion mode
Scan
mode
0
1
TRG
0
1
Select
mode
Scans AN0 input
Scans AN0 and AN1 inputs
Scans AN0 to AN2 inputs
Scans AN0 to AN3 inputs
Scans AN0 to AN4 inputs
Scans AN0 to AN5 inputs
Scans AN0 to AN6 inputs
Scans AN0 to AN7 inputs
Selects AN0 input
Selects AN1 input
Selects AN2 input
Selects AN3 input
Selects AN4 input
Selects AN5 input
Selects AN6 input
Selects AN7 input
Controls conversion speed
180/f
CLK
Note
120/f
CLK
Note
f
CLK
> 4 MHz
f
CLK
£ 4 MHz
Controls external terminal trigger
Disables external trigger
Enables external trigger
CS
0
1
Controls A/D conversion
Stops A/D conversion
Starts A/D conversion
Summary of Contents for PD78212
Page 11: ......
Page 53: ...24 ...
Page 61: ...32 µPD78214 Sub Series 9 VSS Ground 10 NC non connection Not connected inside the chip ...
Page 65: ...36 ...
Page 83: ...54 ...
Page 135: ...106 ...
Page 271: ...242 ...
Page 405: ...376 ...
Page 417: ...388 ...
Page 423: ...394 ...
Page 449: ...420 ...
Page 457: ...428 ...
Page 471: ...442 ...
Page 487: ...458 ...