![IDT 89HPEB383 User Manual Download Page 155](http://html1.mh-extra.com/html/idt/89hpeb383/89hpeb383_user-manual_618694155.webp)
14. Register Descriptions > Register Map
141
PEB383 User Manual
July 25, 2011
Integrated Device Technology, Inc.
Confidential - NDA Required
21
MA_ERR
Master-Abort Mode
This bit controls the behavior of a bridge when it receives a
Master-Abort termination (for example, an Unsupported
Request on PCIe) on either interface.
0 = Do not report Master-Aborts. When a UR response is
received from PCIe for non-posted transactions, and
when the secondary side is operating in PCI mode,
return 0xFFFF_FFFF on reads and complete I/O writes
normally. When a Master-Abort is received on the PCI
Interface for posted transactions initiated from the PCIe
Interface, no action is taken (that is, all data is
discarded).
1 = Report UR Completions from PCIe by signaling
Target-Abort on the PCI Interface when the PCI Interface
is operating in PCI mode. For posted transactions
initiated from the PCIe Interface and Master-Aborted on
the PCI Interface, the bridge must return an
ERR_NONFATAL (by default) or ERR_FATAL
transaction (provided the SERR# Enable bit is set in the
Command register). The severity is selectable only if
Advanced Error Reporting is supported.
R/W
0
20
VGA_16BIT_EN
VGA 16-Bit Enable
This bit enables the bridge to provide 16-bit decoding of
VGA I/O address precluding the decoding of alias addresses
every 1 KB. This bit has meaning only if VGA Enable bit is
set.
1 = Executes 16-bit address decodes on VGA I/O accesses
0 = Executes 10-bit address decodes on VGA I/O accesses
R/W
0
(Continued)
Bits
Name
Description
Type
Reset value